

# Three-Phase Power MOSFET Controller

#### **Features and Benefits**

- Drives wide range of N-channel MOSFETs
- Synchronous rectification
- Power MOSFET protection
- Adjustable dead time for cross-conduction protection
- 100% duty cycle operation
- Selectable fast or slow current-decay modes
- Internal PWM peak current control
- High-current gate drive
- Motor lead short-to-ground protection
- Internal 5 V regulator
- Brake input
- PWM torque-control input
- Fault-diagnostic output
- Tachometer output
- Thermal shutdown
- Undervoltage protection

## **Packages**

38-pin TSSOP (suffix LD)



32-pin PLCC (suffix EQ)



Not to scale

#### **Description**

The A3932 is a three-phase MOSFET controller for use with bipolar brushless DC motors. Its high gate-current drive capability allows driving a wide range of N-channel power MOSFETs and can support motor supply voltages to 50 V. Bootstrapped high-side drive blocks provide the floating positive supplies for the gate drive and minimize the component count normally required. The high-side circuitry also employs a unique FET monitoring circuit that ensures the gate voltages are at the proper levels before turn-on and during the ON cycle.

Internal fixed off-time PWM current-control circuitry can be used to regulate the maximum load current to a desired value. The peak load-current limit is set by the user's selection of an input reference voltage and external sensing resistor. The fixed off-time pulse duration is set by a user-selected external RC timing network. For added flexibility, the PWM input can be used to provide speed/torque control, allowing the internal current control circuit to set the maximum current limit.

Optional synchronous rectification is included. This feature will short out the current path through the power MOSFET reverse body diodes during the PWM off-cycle current decay. This can minimize power dissipation in the power MOSFET, eliminate the need for external power clamp diodes, and potentially allow more economical choices for the MOSFET application.

The A3932 includes the commutation logic for Hall sensors configured for 120 degree spacing. Power MOSFET protection features include bootstrap capacitor charging current monitor, undervoltage monitor, motor-lead short-to-ground, and thermal shutdown.

The '-S-'part-number suffix indicates an operating temperature range of -20°C to +85°C. The '-LD-' suffix indicates a 38-lead TSSOP package. The '-EQ-' suffix indicates a 32-lead rectangular plastic chip carrier (PLCC). The initial '-TR-' variant suffix indicates tape and reel packing. The '-T' final variant suffix indicates lead (Pb) free composition, with 100% matte tin leadframe plating.

#### **Selection Guide**

| Part Number  | Pb-Free* | Packing                       |
|--------------|----------|-------------------------------|
| A3932SLD-T   | Yes      | 50 pieces/tube                |
| A3932SLDTR-T | Yes      | 13-in. reel, 4000 pieces/reel |

\*Pb-based variants are being phased out of the product line, as well as the EQ package for this device. The variants cited in this footnote are in production but have been determined to be LAST TIME BUY. This classification indicates that sale of this device is currently restricted to existing customer applications. The variants should not be purchased for new design applications because of obsolescence in the near future. Samples are no longer available. Status change: October 31, 2006. Deadline for receipt of LAST TIME BUY orders: November 30, 2007. These variants include: A3932SEQ, A3932SEQTR, A3932SEQ-T, and A3932SEQTR-T.

#### **Absolute Maximum Ratings**

| Characteristic                | Symbol             | Notes   | Rating                          | Units |
|-------------------------------|--------------------|---------|---------------------------------|-------|
| Supply Voltage                | V <sub>BB</sub>    |         | 50                              | V     |
| Peak Regulator Voltage        | $V_{REG}$          |         | 15                              | V     |
| Logic Input Voltage Range     | V <sub>IN</sub>    |         | -0.3 to V <sub>LCAP</sub> + 0.3 | V     |
| Sense Voltage Range           | V <sub>SENSE</sub> |         | -5 to 1.5                       | V     |
| Output Voltage Range          |                    |         |                                 | V     |
| SA, SB, SC Pins               |                    |         | -5 to 50                        | V     |
| GHA, GHB, GHC Pins            |                    |         | -5 to V <sub>BB</sub> + 17      | V     |
| CA, CB, CC Pins               |                    |         | V <sub>Sx</sub> + 17            | V     |
| Operating Ambient Temperature | T <sub>A</sub>     | Range S | -20 to 85                       | °C    |
| Junction Temperature          | TJ                 |         | -150                            | °C    |
| Storage Temperature           | T <sub>stg</sub>   |         | -55 to 150                      | °C    |



### **Pin-Out Diagrams**

38-pin TSSOP (suffix LD)





### **Functional Block Diagram**



NOTE — For 12 V applications, VBB is shorted to VREG. The V<sub>REG</sub> absolute maximum rating (15 V) must not be exceeded.

ELECTRICAL CHARACTERISTICS: unless otherwise noted at  $T_A$  = 25°C;  $V_{BB}$  = 18 V to 50 V;  $C_{LCAP}$ ,  $C_{boot}$  = 0.1  $\mu$ F;  $C_{REG}$  = 10  $\mu$ F;  $C_{load}$  = 3300 pF;  $f_{PWM}$  = 22.5 kHz Square Wave; Two Phases Active.

|                            |                               |                                                                     |                        | Limits                 |      |       |  |
|----------------------------|-------------------------------|---------------------------------------------------------------------|------------------------|------------------------|------|-------|--|
| Parameter                  | Symbol                        | Conditions                                                          | Min                    | Тур                    | Max  | Units |  |
| Supply Current             | •                             |                                                                     | •                      |                        |      |       |  |
| Quiescent Current          | I <sub>BB</sub>               | RESET high, coast mode, stopped                                     | _                      | _                      | 8.0  | mA    |  |
| Reference Voltage          | $V_{LCAP}$                    | I <sub>LCAP</sub> = -3 mA                                           | 4.75                   | 5.0                    | 5.25 | V     |  |
| Output Voltage             | $V_{REG}$                     | V <sub>BB</sub> = V <sub>REG</sub> ≤15 V, I <sub>REG</sub> = -10 mA | 10.8                   | _                      | 13.2 | V     |  |
|                            |                               | 18 V ≤ V <sub>BB</sub> ≤ 50 V, I <sub>REG</sub> = -10 mA            | 12.4                   | 13                     | 13.6 | V     |  |
|                            |                               | V <sub>BB</sub> = 13.2 V to 18 V, I <sub>REG</sub> = -10 mA         | -                      | V <sub>BB</sub> - 2.5  | _    | V     |  |
| Output Voltage Regulation  | $\Delta V_{REG(\Delta IREG)}$ | I <sub>REG</sub> = -1 to -30 mA, coast                              | -                      | 25                     | _    | mV    |  |
|                            | $\Delta_{VREG(\DeltaVBB)}$    | I <sub>REG</sub> = -10 mA, coast                                    | _                      | 40                     | _    | mV    |  |
| Digital Logic Levels       | •                             |                                                                     | •                      |                        |      |       |  |
| Logic Input Voltage        | V <sub>IH</sub>               | All inputs except SR                                                | 2.0                    | _                      | _    | V     |  |
|                            |                               | SR input only                                                       | 3.0                    | _                      | _    | V     |  |
|                            | V <sub>IL</sub>               | All inputs except SR                                                | _                      | _                      | 8.0  | V     |  |
|                            |                               | SR input only                                                       | _                      | _                      | 1.8  | V     |  |
| Logic Input Current        | I <sub>IH</sub>               | V <sub>IH</sub> = 2 V                                               | -30                    | _                      | -90  | μA    |  |
|                            | I <sub>IL</sub>               | V <sub>IL</sub> = 0.8 V                                             | -50                    | _                      | -130 | μA    |  |
| Gate Drive                 | •                             |                                                                     | •                      |                        |      |       |  |
| Low-Side Output Voltage    | $V_{GLxH}$                    | I <sub>GLx</sub> = 0                                                | V <sub>REG</sub> - 0.8 | V <sub>REG</sub> - 0.5 | _    | V     |  |
| High-Side Output Voltage   | $V_{GHxH}$                    | I <sub>GHx</sub> = 0                                                | 10.4                   | 11.6                   | 12.8 | V     |  |
| Pulldown Switch Resistance | r <sub>DS(on)</sub>           | I <sub>GLx</sub> = 50 mA                                            | _                      | 4.0                    | _    | Ω     |  |
| Pullup Switch Resistance   | r <sub>DS(on)</sub>           | I <sub>GHx</sub> = -50 mA                                           | _                      | 14                     | _    | Ω     |  |
| Low-Side Output            | t <sub>rGLx</sub>             | 10% to 90%, with C <sub>load</sub>                                  | -                      | 120                    | _    | ns    |  |
| Switching Time             | t <sub>fGLx</sub>             | 90% to 10%, with C <sub>load</sub>                                  | -                      | 60                     | _    | ns    |  |
| High-Side Output           | t <sub>rGHx</sub>             | 10% to 90%, with C <sub>load</sub>                                  | -                      | 120                    | _    | ns    |  |
| Switching Time             | t <sub>fGHx</sub>             | 90% to 10%, with C <sub>load</sub>                                  | _                      | 60                     | _    | ns    |  |
| Propagation Delay Time     | t <sub>pr</sub>               | GHx, GLx rising, C <sub>load</sub> = 0                              | _                      | 220                    | _    | ns    |  |
| (PWM to gate output)       | t <sub>pf</sub>               | GHx, GLx falling, C <sub>load</sub> = 0                             | _                      | 110                    | _    | ns    |  |
| Maximum Dead Time          | t <sub>dead</sub>             | GHx to GLx, V <sub>DEAD</sub> = 0 V, C <sub>load</sub> = 0          | 3.5                    | 5.6                    | 7.6  | μs    |  |
| Minimum Dead Time          | t <sub>dead</sub>             | GLx to GHx, $I_{DEAD}$ = 780 $\mu$ A, $C_{load}$ = 0                | 50                     | 100                    | 150  | ns    |  |

NOTES: 1. Typical Data is for design information only.

2. Negative current is defined as coming out of (sourcing) the specified device terminal.



Continued -

ELECTRICAL CHARACTERISTICS: unless otherwise noted at  $T_A$  = 25°C;  $V_{BB}$  = 18 V to 50 V;  $C_{LCAP}$ ,  $C_{boot}$  = 0.1  $\mu$ F;  $C_{REG}$  = 10  $\mu$ F;  $C_{load}$  = 3300 pF;  $f_{PWM}$  = 22.5 kHz Square Wave; Two Phases Active.

|                               |                    | Conditions                                               | Limits |      |      |       |  |
|-------------------------------|--------------------|----------------------------------------------------------|--------|------|------|-------|--|
| Parameter                     | Symbol             | Conditions                                               | Min    | Тур  | Max  | Units |  |
| Bootstrap Capacitor           |                    |                                                          |        |      |      |       |  |
| Bootstrap Charge Current      | I <sub>Cx</sub>    |                                                          | 100    | _    | ı    | mA    |  |
| Bootstrap Output Voltage      | $V_{Cx}$           | $V_{Sx} = 0$ , $I_{Cx} = 0$ , $V_{REG} = 13 \text{ V}$   | 10.4   | 11.6 | 12.8 | V     |  |
| Bootstrap Resistance          | r <sub>Cx</sub>    | I <sub>Cx</sub> = -50 mA                                 | _      | 9.0  | 12   | Ω     |  |
| Current Limit Circuitry       |                    |                                                          |        |      |      |       |  |
| Input Offset Voltage          | V <sub>io</sub>    | $0 \text{ V} \le \text{V}_{\text{IC}} \le 1.5 \text{ V}$ | _      | _    | ±5.0 | mV    |  |
| SENSE Input Current           | I <sub>SENSE</sub> | $V_{IC} \ge 0 \text{ V}, V_{ID} \le 1.5 \text{ V}$       | _      | -25  | _    | μA    |  |
| REFERENCE Input Current       | I <sub>REF</sub>   | $V_{IC} \ge 0 \text{ V}, V_{ID} \le 1.5 \text{ V}$       | _      | 0    | _    | μΑ    |  |
| Blank Time                    | t <sub>blank</sub> | $R_T = 56 \text{ k}\Omega, C_T = 470 \text{ pF}$         | _      | 0.91 | _    | μs    |  |
| RC Charge Current             | I <sub>RC</sub>    |                                                          | -0.9   | -1.0 | -1.1 | mA    |  |
| DC Voltage Throubold          | $V_{RCL}$          |                                                          | 1.0    | 1.1  | 1.2  | V     |  |
| RC Voltage Threshold          | V <sub>RCH</sub>   |                                                          | 2.7    | 3.0  | 3.3  | V     |  |
| Protection Circuitry          |                    |                                                          |        |      |      |       |  |
| Bootstrap Charge Threshold    | I <sub>Cx</sub>    |                                                          | _      | -9.0 | ı    | mA    |  |
| Motor Short-to-Ground Monitor | V <sub>DSH</sub>   | V <sub>BB</sub> - V <sub>SX</sub> , high side on         | 1.3    | 2.0  | 2.7  | V     |  |
| Undervoltage Threshold        | UVLO               | Increasing V <sub>REG</sub>                              | 9.2    | 9.7  | 10.2 | V     |  |
| Ondervoltage Threshold        |                    | Decreasing V <sub>REG</sub>                              | 8.6    | 9.1  | 9.6  | V     |  |
| FAULT Output Voltage          | $V_{FAULT}$        | I <sub>O</sub> = 1 mA                                    | _      | _    | 0.5  | V     |  |
| TACH Output Voltage           | $V_{TACH}$         | I <sub>O</sub> = 1 mA                                    | _      | _    | 0.5  | V     |  |
| TACH Output Pulse Width       | t <sub>TACH</sub>  | I <sub>O</sub> = 1 mA, C <sub>TACH</sub> = 50 pF         | _      | 0.75 | -    | μs    |  |
| Thermal Shutdown Temp.        | TJ                 |                                                          | _      | 165  | _    | °C    |  |
| Thermal Shutdown Hysteresis   | $\DeltaT_J$        |                                                          | _      | 10   | ı    | °C    |  |
| Thermal Resistance            | D                  | Package EQ Four-layer PCB                                | _      | 37   | _    | °C/W  |  |
| Thermal Nesistance            | $R_{\theta JA}$    | Package LD Four-layer PCB                                | _      | 47   | _    | °C/W  |  |

#### NOTES:

- 1. Typical Data is for design information only.
- 2. Negative current is defined as coming out of (sourcing) the specified device terminal.

#### **Terminal Descriptions**

| LD       | EQ | Name  |
|----------|----|-------|
| 1        | 2  | RESET |
| 2        | 3  | GLC   |
| 3        | 4  | SC    |
| 4,5,18,  | _  | NC    |
| 23,37,38 |    |       |
| 6        | 5  | GHC   |
| 7        | 6  | CC    |
| 8        | 7  | GLB   |
| 9        | 8  | SB    |
| 10       | 9  | GHB   |
| 11       | 10 | СВ    |
| 12       | 11 | GLA   |
| 13       | 12 | SA    |
| 14       | 13 | GHA   |
| 15       | 14 | CA    |
| 16       | 15 | VREG  |
| 17       | 16 | LCAP  |
| 19       | 17 | FAULT |
| 20       | 18 | MODE  |
| 21       | 19 | VBB   |
| 22       | 20 | H1    |
| 24       | 21 | H3    |
| 25       | 22 | H2    |
| 26       | 23 | DIR   |
| 27       | 24 | BRAKE |
| 28       | 25 | SR    |
| 29       | 26 | TACH  |
| 30       | 27 | PWM   |
| 31       | 28 | RC    |
| 32       | 29 | SENSE |
| 33       | 30 | REF   |
| 34       | 31 | DEAD  |
| 35       | 32 | AGND  |
| 36       | 1  | PGND  |

**RESET** — A logic input used to enable the device, internally pulled up to  $V_{LCAP}$  (+5 V). A RESET = 1 will disable the device and force all gate drivers to 0 V, coasting the motor. A RESET = 0 allows the gate drive to follow the commutation logic. The RESET = 1 overrides  $\overline{BRAKE}$ .

**GLA/GLB/GLC** — Low-side, gate-drive outputs for external NMOS drivers. External series-gate resistors (as close as possible to the NMOS gate) can be used to control the slew rate seen at the power-driver gate, thereby controlling the di/dt and dv/dt of the SA/SB/SC outputs. GLx = 1 (or "high") means that the upper half (PMOS) of the driver is turned on and its drain will source current to the gate of the low-side FET in the external motor-driving bridge. GLx = 0 (or "low") means that the lower half (NMOS) of the driver is turned on and its drain will sink current from the external FET's gate circuit.

**SA/SB/SC** — Directly connected to the motor, these terminals sense the voltages switched across the load. These terminals are also connected to the negative side of the bootstrap capacitors and are the negative supply connections for the floating highside drivers.

**GHA/GHB/GHC** — High-side, gate-drive outputs for external NMOS drivers. External series-gate resistors can be used to control the slew rate seen at the power-driver gate, thereby controlling the di/dt and dv/dt of the SA/SB/SC outputs. GHx = 1 (or "high") means that the upper half (PMOS) of the driver is turned on and its drain will source current to the gate of the high-side FET in the external motor-driving bridge. GHx = 0 (or "low") means that the lower half (NMOS) of the driver is turned on and its drain will sink current from the external FET's gate circuit.

**CA/CB/CC** — High-side connections for the bootstrap capacitors, positive supply for high-side gate drivers. The bootstrap capacitors are charged to approximately V<sub>REG</sub> when the associated output Sx terminal is low. When the output swings high, the voltage on this terminal rises with the output to provide the boosted gate voltage needed for N-channel power MOSFETs.

continued next page



#### **Terminal Descriptions (cont'd)**

**FAULT** — Open-drain output to indicate fault condition; FAULT = 1 (external pull-up) for any of the following:

- 1 invalid HALL input code,
- 2 undervoltage condition detected at VREG.
- 3 thermal shutdown, or
- 4 motor lead (SA/SB/SC) shorted to ground.

Except for a short-to-ground fault that only turns off the high-side drivers, faults will force a coast condition that turns off all power MOSFETs. Only the short-to-ground fault is latched but is cleared at each commutation. If the motor has stalled due to a short-to-ground being detected, toggling the RESET terminal or repeating a power-up sequence will clear the fault. Typically pulled up to  $V_{LCAP} \, (+5 \ V)$  with an external 5.1  $k\Omega$  resistor.

**MODE** — A logic input to set current-decay method, internally pulled up to  $V_{LCAP}$  (+5 V). When in slow-decay mode (MODE = 1), only the high-side MOSFET is switched off during a PWM-off cycle. The fast-decay mode (MODE = 0) switches both the high-side and low-side MOSFETs.

**H1/H2/H3** — Hall-sensor inputs; internally pulled up to  $V_{LCAP}$  (+5 V). Configured for 120° electrical spacing.

**DIR** — A logic input to reverse rotation, see Commutation Truth Table. Internally pulled up to  $V_{LCAP}$  (+5 V).

 $\label{eq:brake} \hline \textbf{BRAKE} & -- \text{An active-low logic input for a braking function.} \\ \hline \textbf{ABRAKE} = 0 \text{ will turn on the low-side FETs and turn off the high-side FETs.} \\ \hline \textbf{This will effectively short-circuit the BEMF in the windings and brake the motor.} \\ \hline \textbf{The braking torque applied will depend on the speed.} \\ \hline \textbf{Internally pulled up to $V_{LCAP}$ (+5 V).} \\ \hline \textbf{RESET} = 1 \text{ overrides } \\ \hline \hline \textbf{BRAKE} \text{ and will coast the motor.} \\ \hline$ 

**SR** — Synchronous rectification input. An SR = 0 disables this feature, forcing current decay through the body diodes of the power MOSFETs. An SR = 1 will result in appropriate high- and low-side gate outputs to switch in response to a PWM-off command. Internally pulled up to  $V_{LCAP}$  (+5 V). See also the Input Logic table.

**TACH** — An open-drain digital output whose frequency is proportional to speed of rotation. A pulse appears at every HALL transition. Typically pulled up to  $V_{LCAP}$  (+5 V) with an external 5.1 k $\Omega$  resistor.

**PWM** — Speed control input, internally pulled up to  $V_{LCAP}$  (+5 V). A PWM = 0 turns off selected drivers. A PWM = 1 will turn on selected drivers as determined by H1/H2/H3 input logic. Holding PWM = 1 allows speed/torque control solely by the internal current-limit circuit with the REF analog voltage. See also the Input Logic table

**RC** — An analog input used to set the fixed off time with an external resistor ( $R_T$ ) and capacitor ( $C_T$ ). The  $t_{blank}$  time is controlled by the value of the external capacitor (see Applications Information). See Application Information.

**SENSE** — An analog input to the current-limit comparator. A voltage representing load current appears on this terminal during on time, when it reaches REF voltage, the comparator trips and load current decays for the fixed off-time interval. Voltage transients seen at this terminal when the drivers turn on are ignored for time t<sub>blank</sub>.

**REF** — An analog input to the current-limit comparator. Voltage applied here with respect to AGND sets the peak load current.

$$I_{\text{neak}} = V_{\text{REF}}/R_{\text{S}}$$
.

**VREG** — A regulated 13 V output; supply for low-side gate drive and bootstrap capacitor charge circuits. It is good practice to connect a decoupling capacitor from this terminal to AGND, as close to the device terminals as possible. This terminal should be shorted to  $V_{\rm BB}$  for 12 V applications.

**VBB** — The A3932 supply voltage. It is good practice to connect a decoupling capacitor from this terminal to AGND, as close to the device terminals as possible.

**LCAP** — Connection for  $0.1~\mu F$  decoupling capacitor for the internal 5 V reference. This terminal can source no more than 3 mA for the DEAD input, TACH and FAULT outputs.

**DEAD** — An analog input. A resistor between DEAD and LCAP is selected to adjust the turn-off to turn-on time. This delay is needed to prevent shoot-through in the external power MOSFETs. See Applications Information for details on setting dead time.

**AGND** — The low-level (analog) reference point.

**PGND** — The return for all low-side gate drivers. This should be connected to the system power ground.



#### **Commutation Truth Table**

|           | Logic Inputs |    |     |     |     | Driver Outputs |     |     |     | Motor Terminals |    |    |
|-----------|--------------|----|-----|-----|-----|----------------|-----|-----|-----|-----------------|----|----|
| <u>H1</u> | H2           | H3 | DIR | GLA | GLB | GLC            | GHA | GHB | GHC | SA              | SB | SC |
| 1         | 0            | 1  | 1   | 0   | 0   | 1              | 1   | 0   | 0   | Н               | Z  | L  |
| 1         | 0            | 0  | 1   | 0   | 0   | 1              | 0   | 1   | 0   | Z               | Н  | L  |
| 1         | 1            | 0  | 1   | 1   | 0   | 0              | 0   | 1   | 0   | L               | Н  | Z  |
| 0         | 1            | 0  | 1   | 1   | 0   | 0              | 0   | 0   | 1   | L               | Z  | Н  |
| 0         | 1            | 1  | 1   | 0   | 1   | 0              | 0   | 0   | 1   | Z               | L  | Н  |
| 0         | 0            | 1  | 11  | 0   | 11  | 0              | 1   | 0   | 0   | Н               | L  | Z  |
| 1         | 0            | 1  | 0   | 1   | 0   | 0              | 0   | 0   | 1   | L               | Z  | Н  |
| 1         | 0            | 0  | 0   | 0   | 1   | 0              | 0   | 0   | 1   | Z               | L  | Н  |
| 1         | 1            | 0  | 0   | 0   | 1   | 0              | 1   | 0   | 0   | Н               | L  | Z  |
| 0         | 1            | 0  | 0   | 0   | 0   | 1              | 1   | 0   | 0   | Н               | Z  | L  |
| 0         | 1            | 1  | 0   | 0   | 0   | 1              | 0   | 1   | 0   | Z               | Н  | L  |
| 0         | 0            | 1  | 0   | 1   | 0   | 0              | 0   | 11  | 0   | L               | Н  | Z  |

# **Input Logic**

| MODE | PWM | SR | RESET | Operation                                                      |
|------|-----|----|-------|----------------------------------------------------------------|
| 0    | 0   | 0  | 0     | PWM chop mode, fast decay, all drivers off                     |
| 0    | 1   | 0  | 0     | Peak current limit, selected drivers on                        |
| 1    | 0   | 0  | 0     | PWM chop mode. slow decay, selected low side drivers on        |
| 1    | 11  | 0  | 0     | Peak current limit, selected drivers on                        |
| 0    | 0   | 1  | 0     | PWM chop mode, fast decay with opposite of selected drivers on |
| 0    | 1   | 1  | 0     | Peak current limit, selected drivers on                        |
| 1    | 0   | 1  | 0     | PWM chop, slow decay with both low-side drivers on             |
| 1    | 1   | 1  | 0     | Peak current limit, selected drivers on                        |
| X    | X   | Χ  | 1     | All gate drive outputs off, clear fault logic, coast           |

L = Low (less positive) level

H = High (more positive) level

X = Don't care

Z = High impedance

1 = Active or true logic condition

0 = Inactive or false logic condition



#### **Applications Information**

**Synchronous Rectification.** To reduce power dissipation in the external MOSFETs, the A3932 control logic turns on the appropriate low-side and high-side driver during the load-current recirculation, PWM-off cycle. Synchronous rectification allows current to flow through the MODE-selected MOSFET, rather than the body diode, during the decay time. The body diodes of the SR power MOSFETs will conduct only during the dead time required at each PWM transition.

**Dead Time.** It is required to have a dead-time delay between a high- or low-side turn off and the next turn-on event to prevent cross conduction. The potential for cross conduction occurs with synchronous rectification, direction changes, PWM, or after a bootstrap capacitor charging cycle. The dead time is set by a resistor (R<sub>dead</sub>) between the DEAD terminal and LCAP (+5 V) and can be set between 100 ns and 5.5  $\mu$ s.

The following equations are valid for  $R_{dead}$  between 5.6  $k\Omega$ and 470 k $\Omega$ . At 25°C,

 $t_{dead}$  (nom, ns) = 37 + (11.9 x 10<sup>-3</sup> x ( $R_{dead}$  + 500)) For predicting worst case, over voltage and temperature extremes.

$$t_{dead}$$
 (min, ns) = 10 + (6.55 x 10-3 x (R<sub>dead</sub> + 350))  
 $t_{dead}$  (max, ns) = 63 + (17.2 x 10-3 x (R<sub>dead</sub> + 650))

For comparison with I<sub>DEAD</sub> test currents,

$$I_{DEAD} = (V_{LCAP} - V_{be})/(R_{dead} + R_{int})$$
 where (nominal values)  $V_{LCAP} = 5$  V,  $V_{be} = 0.7$  V at 25°C, and  $R_{int} = 500$   $\Omega$ .

Rather than use  $R_{dead}$  values near 470 k $\Omega$ , set DEAD = ground ( $V_{DEAD} = 0 \text{ V}$ ), which activates an internal ( $I_{DEAD} =$ 10 μA) current source.

The choice of power MOSFET and external series gate resistance determines the selection of the dead-time resistor. The dead time should be made long enough to cover the variation of the MOSFET gate capacitance and series gate resistance (both external and internal to the A3932) tolerances.

**Decoupling.** The internal reference,  $V_{REG}$ , supplies current for the gate-drive circuit. As the gates are driven high they will require current from an external capacitor to support the transients. This capacitor should be placed as close as possible to the V<sub>REG</sub> terminal. Its value should be at least 20 times larger than the bootstrap capacitor.

Additionally, a 0.1 µF (or larger) decoupling capacitor should be connected between LCAP and AGND as close to the device terminals as possible.

**Protection Circuitry.** The A3932 has several protection features:

1) **Bootstrap Circuit.** The bootstrap capacitor is charged whenever a low-side MOSFET is on, Sx output goes low, and the load current recirculates. This happens constantly during normal operation. The high-side MOSFET will not be allowed to turn on before the charging has decayed to less than approximately 9 mA. No fault will be registered.

When a phase's high-side driver is on for a long time (100%) duty cycle operation) its charge pump is designed to maintain  $V_{GS} > 9$  V on the bridge FET if  $I_{GHx}$  (the load on the gate driver)  $< 10 \mu A$ .

- 2) **Hall Invalid.** Illegal codes for the HALL inputs (000 or 111) will force a fault and coast the motor. Noisy Hall lines may cause double TACH pulses and, therefore, code errors that produce faults. Additional external pullup loading and filtering may be required depending on the system.
- 3) **VREG Undervoltage.** An internal regulator supplies the low-side gate driver and the bootstrap charge current. It is critical to ensure that V<sub>REG</sub> is at the proper level before enabling any of the outputs. The undervoltage circuit is active during power-up and will force a motor coast condition (all gate drives, GHx and GLx = 0) until  $V_{REG}$  is greater than approximately 9.7 V.
- 4) **Thermal Shutdown.** A junction temperature greater than 165°C will signal a fault and coast the motor (all gate drives LOW). If the junction temperature then falls to less than 155°C (hysteresis), the fault will be cleared.
- 5) Motor Lead Shorted to Ground. The A3932 will signal a fault if a motor lead is shorted to ground. A short to ground is assumed after a high side is turned on and greater than 2 V is measured between the drain (V<sub>BB</sub>) and source (SA/SB/SC) of the high-side power MOSFET. This fault is cleared at the beginning of each commutation. If a stalled motor results from a fault, the fault can only be cleared by toggling the RESET terminal or by a power-up sequence.

continued next page



#### **Applications Information (cont'd)**

**Current Control.** Internal fixed off-time PWM circuitry is implemented to limit load current to a desired value. When a high-side and low-side MOSFET are turned on, current will increase in the motor winding until it reaches a value given by

$$I_{TRIP} \approx V_{REF}/R_S$$
.

At the trip point, the sense comparator resets the sourceenable latch, turning off the high-side driver. Load inductance causes the current to recirculate (decay) for the fixed off time. The current path during recirculation is determined by the configuration of the MODE and SR inputs.

An external resistor  $(R_T)$  and capacitor  $(C_T)$ , connected in parallel from the RC terminal to AGND, are used to set the fixed off-time period ( $t_{off} = R_T \times C_T$ ).  $R_T$  should be in the range of 10 k $\Omega$  to 500 k $\Omega$ . The t<sub>off</sub> should be in the range of 10  $\mu$ s to 50 μs. Larger values for t<sub>off</sub> can result in audible noise problems.

Torque control can be implemented by varying the REF input voltage as long as the PWM input stays high. If direct control of the torque/current is desired by PWM input, a voltage can be applied to the REF input to set an absolute maximum current limit.

**PWM Blank.** The capacitor  $(C_T)$  also serves as the means to set the blank time duration. At the end of the PWM off cycle, a high-side gate selected by the commutation logic will turn on. At this time, large current transients can occur during the reverse recovery time (t<sub>rr</sub>) of the intrinsic body diodes of the external power MOSFETs. To prevent false tripping of the current-sense comparator, the blank function disables the comparator for a time

$$t_{blank} = 1.9 \text{ x C}_T/(0.001 - [2/R_T])$$

The user must ensure that C<sub>T</sub> is large enough to cover the current-spike duration.

**Braking.** The A3932 will dynamically brake by forcing all low-side MOSFETs on and all high-side MOSFETs off. This will effectively short-circuit the BEMF and brake the motor. During braking, the load current can be approximated by:

$$I_{BRAKE} = V_{BEMF}/R_{L}$$

Because the load current does not flow through the sense resistor during a dynamic brake, care must be taken to ensure that the power MOSFET's maximum ratings are not exceeded.

RESET = 1 overrides  $\overline{BRAKE}$  and turns all motor bridge FETs off, coasting the motor.

Low-Voltage Operation. Although VREG can be connected to VBB for 12 V systems, the V<sub>REG</sub> maximum rating of 15 V must be observed including transients. If transients cannot be adequately controlled, use VREG in the regulator mode (not connected to VBB). With  $V_{BB}$  less than 18 V, the  $V_{REG}$  output voltage level specification may not be met. Note that in this mode the VREG undervoltage threshold may leave the system with little headroom if  $V_{BB}$  is less than 12 V.

**Driving an H Bridge.** The A3932 may be used to drive an H bridge (e.g., a brush dc motor load) by hard wiring one state for the Hall inputs (e.g., H1 = H2 = 1 (HIGH), H3 = 0 (LOW)). Leave the appropriate phase driver outputs floating (in this case CC, GHC, SC, and GLC because, from the Commutation Truth Table, SC = Z). The DIR input controls the motor rotation while the PWM, MODE, and SR inputs control the motor current behavior as described in the Input Logic table.

**Layout.** Careful consideration must be given to PCB layout when designing high-frequency, fast-switching, high-current circuits.

- 1) The analog ground (AGND), the power ground (PGND), and the high-current return of the external MOSFETs (the negative side of the sense resistor) should return separately to the negative side of the motor supply filtering capacitor. This will minimize the effect of switching noise on the device logic and analog reference.
- 2) Minimize stray inductances by using short, wide copper runs at the drain and source terminals of all power MOSFETs. This includes motor lead connections, the input power buss, and the common source of the low-side power MOSFETs. This will minimize voltages induced by fast switching of large load currents.
- 3) Kelvin connect the SENSE terminal PC trace to the positive side of the sense resistor.



# Package LD **Dimensions in Millimeters**





### Package EQ **Dimensions in Millimeters**

(for reference only)



Copyright ©2002,2007, Allegro MicroSystems, Inc.

The products described here are manufactured under one or more U.S. patents or U.S. patents pending.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

> For the latest version of this document, visit our website: www.allegromicro.com

